update=Sat 11 May 2019 13:40:48 BST version=1 last_client=kicad [general] version=1 RootSch= BoardNm= [cvpcb] version=1 NetIExt=net [eeschema] version=1 LibDir= [eeschema/libraries] [pcbnew] version=1 PageLayoutDescrFile= LastNetListRead= CopperLayerCount=8 BoardThickness=1.6 AllowMicroVias=0 AllowBlindVias=0 RequireCourtyardDefinitions=0 ProhibitOverlappingCourtyards=1 MinTrackWidth=0.08889999999999999 MinViaDiameter=0.4 MinViaDrill=0.2 MinMicroViaDiameter=0.2 MinMicroViaDrill=0.09999999999999999 MinHoleToHole=0.25 TrackWidth1=0.0889 TrackWidth2=0.1 TrackWidth3=0.15 TrackWidth4=0.2 TrackWidth5=0.25 TrackWidth6=0.35 TrackWidth7=0.5 TrackWidth8=0.8 TrackWidth9=1 ViaDiameter1=0.4 ViaDrill1=0.2 ViaDiameter2=0.6 ViaDrill2=0.3 ViaDiameter3=0.8 ViaDrill3=0.5 ViaDiameter4=1 ViaDrill4=0.6 ViaDiameter5=1.5 ViaDrill5=1 ViaDiameter6=2 ViaDrill6=1.5 dPairWidth1=0.11 dPairGap1=0.11 dPairViaGap1=0.25 SilkLineWidth=0.15 SilkTextSizeV=1 SilkTextSizeH=1 SilkTextSizeThickness=0.15 SilkTextItalic=0 SilkTextUpright=1 CopperLineWidth=0.2 CopperTextSizeV=1.5 CopperTextSizeH=1.5 CopperTextThickness=0.3 CopperTextItalic=0 CopperTextUpright=1 EdgeCutLineWidth=0.15 CourtyardLineWidth=0.05 OthersLineWidth=0.15 OthersTextSizeV=1 OthersTextSizeH=1 OthersTextSizeThickness=0.15 OthersTextItalic=0 OthersTextUpright=1 SolderMaskClearance=0.051 SolderMaskMinWidth=0.25 SolderPasteClearance=0 SolderPasteRatio=-0 [schematic_editor] version=1 PageLayoutDescrFile= PlotDirectoryName= SubpartIdSeparator=0 SubpartFirstId=65 NetFmtName= SpiceAjustPassiveValues=0 LabSize=50 ERC_TestSimilarLabels=1