davor
|
732323094c
|
BGA footprint: silkscreen ticks for verification
of relative alignment between BGA silkscreen and the pads
|
7 years ago |
davor
|
6b9a07a7ab
|
BGA footprint with double squares for manual alignment
|
7 years ago |
Davor
|
a4b74230d3
|
fixing errors in schem symbol BANK6
|
8 years ago |
Davor
|
af58a36fbd
|
delete old FPGA schem. symbol component from the library
|
8 years ago |
Davor
|
e5f97e1897
|
schematic symbol FPGA: mark bank physical location
on the floorplan
|
8 years ago |
davor
|
4a26254f9a
|
correcting schematic symbol of FPGA
|
8 years ago |
davor
|
01d1cad2ec
|
add missing pins in schematic symbol for BANK3
|
8 years ago |
Davor
|
d0791b1e47
|
correcting few pin numbering errors in FPGA schematic symbols
|
8 years ago |
Davor
|
40aef19979
|
FPGA schematic symbol add mssing PR41A, PR41B to BANK3
|
8 years ago |
davor
|
9570c1137b
|
small edits
|
8 years ago |
Davor
|
a477fbd050
|
connecting flash config chip
|
8 years ago |
davor
|
2de9717740
|
fpga bga schematic symbol set exact chip name
|
8 years ago |
davor
|
5d5a4031cc
|
pins VREF named on schematic symbol of fpga
|
8 years ago |
davor
|
067962ec48
|
fpga schematic symbol: renumbering bank units
|
8 years ago |
davor
|
4d31d658fb
|
Added pins for remaining banks.
Need to verify if everything is correct.
|
8 years ago |
davor
|
b62dc97d89
|
adding BANK2 pins to FPGA shematic symbol
|
8 years ago |
davor
|
09c209e137
|
BGA reducing solder mask clearance
|
8 years ago |
davor
|
d64741e825
|
BGA pads smaller 0.4->0.35 mm
|
8 years ago |
davor
|
aa1e65bd71
|
small edits
|
8 years ago |
davor
|
f6326e22d9
|
changing BANK0 (Unit A) shematic symbol and
adding BANK1 (Unit B)
|
8 years ago |
Davor
|
25672b71ff
|
updating pins for BANK1 (still incomplete)
|
8 years ago |
davor
|
3f8b5009a9
|
Uploading initial kicad project for ULX3S
|
9 years ago |