davor
|
804ac1c309
|
schematics: Add some PN's for the BOM
|
7 years ago |
davor
|
6b50f65544
|
footprints: FPGA renaming Quad SPI lines D2,D3
schematics: reference FPGA footprint directly (not from rescue file)
|
7 years ago |
davor
|
987aefa1fd
|
schematics: routing FPGA to SPI QUAD.
BTN_R,U connected to BANK2,3 on "ram" sheet
|
7 years ago |
davor
|
e81d05b68d
|
schematics: renaming pins J..+- to GP,GN..
|
7 years ago |
davor
|
e91a42eb58
|
schematics: connecting usbserial chip directly to usb 5V,
in order that rest of board circuitry can be powered independently
from usbserial chip.
|
7 years ago |
davor
|
b41c200d79
|
schematics: cosmetics, hidign some button datasheet URL for schematics
|
7 years ago |
davor
|
c87e9f6c4c
|
schematics: renumbering dipswitch pins to match writing on the
part, pins 1-4 from left to right
|
7 years ago |
Emard
|
3915779e0c
|
schematics: part numbers and URLs of datasheets and manufacturers
of most chips and connectors. Small parts not done yet.
|
7 years ago |
Emard
|
24632c01ac
|
schematics: SD card slot part name
|
7 years ago |
Emard
|
2b2420fe37
|
schematics: text labels that enumerate differential pairs on 2.54mm connector
|
7 years ago |
Emard
|
52814d6ae0
|
WIFI LED (blue) on schematics
|
7 years ago |
Emard
|
4a35c95132
|
GPDI CEC add protection resistor R61 470 ohm
|
7 years ago |
Emard
|
a5a51a8f28
|
connected missing SD card pins to esp-32
|
7 years ago |
Emard
|
cca17d282d
|
open-close to check that everything loads fine
|
7 years ago |
Emard
|
35b3a8b3dd
|
changing to 45F which is production device now
schem symbol 45F fixed typo T8->T7 (GND) and SERDES
|
7 years ago |
davor
|
050a70079a
|
move one audio-v pin from bank0 to bank7 so
now all audio jack pins are on bank7
|
7 years ago |
davor
|
0d71e508ae
|
analog: audio ring2 resistor DAC network connected to FPGA
copper infill is getting thin, so minimal-thickness traces
are used 0.127 mm
|
7 years ago |
Emard
|
ba4c8e8d22
|
PCB v1.6 SDRAM fully reworked
|
7 years ago |
davor
|
bc4b88ee58
|
Micro SD: using SCHD3A0100
|
7 years ago |
davor
|
f3d84dbfdc
|
LED D19 was oriented wrong, now correct
|
7 years ago |
Emard
|
bab7ee607e
|
placeholder for 1.5k pullup for usb 1.0
|
7 years ago |
Emard
|
9cc436ce8c
|
Additional VCC 2.2uF blocking capacitors near the switching
power supply to form PI-filter with another 2.2uF near BGA
|
7 years ago |
davor
|
0229a768ad
|
FPGA direct-to-pin Hackish USB transciver 27 ohm + 3.6 V zener
|
7 years ago |
davor
|
fdf38ad9a1
|
DIP switch moved to the right, near RAM.
Maybe should be moved more to the right not to overlap with OLED
|
7 years ago |
davor
|
5f589c33f4
|
USB directly to FPGA for possible USB1.1 core
|
7 years ago |
davor
|
236f63488a
|
DIP SWITCH routed
|
7 years ago |
davor
|
32836831ae
|
i2c of RTC connected to GPDI i2c
|
7 years ago |
davor
|
2153a220a0
|
schematic symbol for ADC MAX11123
small PCB traces cleanup
ADC chip placed on PCB but connected only to GND
|
7 years ago |
davor
|
81b3ea5da0
|
adding minimal set of 3 2.2uF capacitor for 1.2V, 2.5V and 3.3V
|
8 years ago |
Emard
|
ee7d266543
|
Resistors for LEDs
|
8 years ago |
Emard
|
18aef04f2c
|
JTAG header
|
8 years ago |
davor
|
b7500cc477
|
increasing thickness of power traces, moving clock
to a bank which is always at 3.3V
|
8 years ago |
davor
|
1a122bfc67
|
fully routed
|
8 years ago |
davor
|
dbf4b92a22
|
audio DAC routed
|
8 years ago |
davor
|
23b588ff16
|
Routing... 4 routes remaining
|
8 years ago |
Emard
|
28c4106026
|
J2 GPIO: routed in the purple plane only
|
8 years ago |
Emard
|
4c13f262e8
|
connecting FTDI TXD/RXD
|
8 years ago |
Emard
|
092e601af1
|
connecting LEDs
|
8 years ago |
Emard
|
364957f9e0
|
connecting OLED
|
8 years ago |
Emard
|
feb31c8f87
|
moving inner layer routes away from BGA
|
8 years ago |
Emard
|
e30bbeea40
|
routing 4 GPIO on J2
|
8 years ago |
Emard
|
48dc148919
|
manually routing J1 differential
|
8 years ago |
Davor
|
3446afcc08
|
optimizing PCB component placement
and audio bit ordering
|
8 years ago |
Davor
|
19b884baef
|
using corrected schem symbol, reordering pins
|
8 years ago |
Davor
|
39dce76f0a
|
use new schem symbol
|
8 years ago |
Davor
|
2cda80c3a8
|
manually routed few tracks of GPIO
|
8 years ago |
davor
|
70fb21781b
|
reorder GPDI differential pairs for almost straitforward routing
|
8 years ago |
davor
|
a8f1214b27
|
reorder SDRAM to FPGA connection for straightforward routing
|
8 years ago |
Davor
|
aef3945a8e
|
differential pin naming for GPDI, USB, GPIO
|
8 years ago |
Davor
|
ec42a18d26
|
reordering RAM connections to use peripheral pins near SDRAM chip
|
8 years ago |